# Lecture 9: STM32 GPIO External Interrupts

Seyed-Hosein Attarzadeh-Niaki

Some slides due to ARM

Microprocessors and Assembly

1

#### Review

- Exception and Interrupt Concepts
- Cortex-M4 Interrupts
  - NVIC
  - Priorities
- Entering an Exception Handler
- Exiting an Exception Handler

Microprocessors and Assembly

## Outline

- Using GPIO as External Interrupts
- Interrupt Service Routine
- Timing Analysis
- Program Design with Interrupts

Microprocessors and Assembly

3

# USING GPIO AS EXTERNAL INTERRUPTS

Microprocessors and Assembly

#### Connect the EXTI and GPIO

- One of the interrupt sources is the external interrupt (EXTI)
- Which means a GPIO push button or other input can be used as the trigger
  - 16 interrupt lines, can be mapped to up to 140 GPIOs (81 in STM32F401).
  - 7 other external lines
- Also supports events (e.g., wake up the core after WFE)
- Associations of I/O pins to EXTINT signals in STM32F4:

| I/O Pin | EXTIx |
|---------|-------|---------|-------|---------|-------|---------|-------|
| PA0     | EXTI0 | PA1     | EXTI1 | PA2     | EXTI2 | PA3     | EXTI3 |
| PB0     | EXTI0 | PB1     | EXTI1 | PB2     | EXTI2 | PB3     | EXTI3 |
| PC0     | EXTI0 | PC1     | EXTI1 | PC2     | EXTI2 | PC3     | EXTI3 |
| PD0     | EXTI0 | PD1     | EXTI1 | PD2     | EXTI2 | PD3     | EXTI3 |
| PE0     | EXTI0 | PE1     | EXTI1 | PE2     | EXTI2 | PE3     | EXTI3 |
| PF0     | EXTI0 | PF1     | EXTI1 | PF2     | EXTI2 | PF3     | EXTI3 |
| PG0     | EXTI0 | PG1     | EXTI1 | PG2     | EXTI2 | PG3     | EXTI3 |
| PH0     | EXTI0 | PH1     | EXTI1 |         |       |         |       |

Microprocessors and Assembly

.

#### **Functional Description**

- Interrupt line should be configured and enabled
  - Programming the two trigger registers with the desired edge detection
  - Enabling the interrupt request by writing a '1' to the corresponding bit in the interrupt mask register
- Hardware interrupt selection
  - Configure the mask bits of the 23 interrupt lines (EXTL IMR)
  - Configure the Trigger selection bits of the interrupt lines (EXTL RTSR and EXTL FTSR)
  - Configure the enable and mask bits that control the NVIC IRQ channel mapped to the external interrupt controller (EXTI).
- Hardware event selection
- Software interrupt/event selection

Microprocessors and Assembly

## External Interrupt/Event Line Mapping: SYSCFG\_EXTICRx

- The connection between specific pin and the EXTI line is controlled by the SYSCFG (System configure) external interrupt configuration register.
- With CMSIS, decide EXTI line, port and pin to configure the connection.



Microprocessors and Assembly

## SYSCFG\_EXTICR1

SYSCFG\_EXTICR1

| 31 | 30       | 29     | 28 | 27 | 26   | 25     | 24 | 23 | 22                    | 21 | 20 | 19 | 18 | 17     | 16 |
|----|----------|--------|----|----|------|--------|----|----|-----------------------|----|----|----|----|--------|----|
|    | Reserved |        |    |    |      |        |    |    |                       |    |    |    |    |        |    |
| 15 | 14       | 13     | 12 | 11 | 10   | 9      | 8  | 7  | 6                     | 5  | 4  | 3  | 2  | 1      | 0  |
|    | EXT      | 3[3:0] |    |    | EXTI | 2[3:0] |    |    | EXTI1[3:0] EXTI0[3:0] |    |    |    |    | 0[3:0] |    |
| rw | rw       | rw     | rw | rw | rw   | rw     | rw | rw | rw                    | rw | rw | rw | rw | rw     | rw |

- Higher 18 bits are reserved.
- Writing to corresponding bits to set the port
  - 0000: PA[x] pin 0001: PB[x] pin
  - 0010: PC[x] pin 0011: PD[x] pin
  - 0100: PE[x] pin 0111: PH[x] pin
- For example, connecting port A pin 3 to external line 3:
  - SYSCFG->EXTICR[0]&=(0x0<<12);
  - · Alternatively, use CMSIS bit definition:
  - SYSCFG->EXTICR[0]&=SYSCFG\_EXTICR1\_EXTI3\_PA;

| EXTIx[3:0] | Port        |  |  |  |  |  |
|------------|-------------|--|--|--|--|--|
| 0000       | PAx pin     |  |  |  |  |  |
| 0001       | PBx pin     |  |  |  |  |  |
| 0010       | PCx pin     |  |  |  |  |  |
| 0011       | PDx pin     |  |  |  |  |  |
| 0100       | PEx pin     |  |  |  |  |  |
| 0101       | Reserved    |  |  |  |  |  |
| 0110       | I VESEI VEU |  |  |  |  |  |
| 0111       | PHx pin     |  |  |  |  |  |
|            | 0           |  |  |  |  |  |

Microprocessors and Assembly

#### **EXTI Registers**

- EXTI is controlled by the following registers:
  - IMR interrupt mask
  - EMR event mask
  - RTSR rising trigger selection
  - FTSR falling trigger selection
  - SWIER software interrupt event
  - PR pending request
- 32 bits registers with 23:31 bits reserved
- Full support for registers access and bit definition from CMSIS



Microprocessors and Assembly

9

## **EXTI Registers**

- Generally, set IMR to 1 to unmask a specific EXTI, set 1 to RTSR or FTSR or both to decide the edge detect approach.
- Can also write 1 to SWIER to trigger a software interrupt, equivalent to a external interrupt if the corresponding IMR or EMR is set.
- PR will be automatically set if trigger occurs.
  - Can be cleared by writing 1 to it or change the trigger approach.



Microprocessors and Assembly

## Mask and Pending Registers

Interrupt Mask Register (EXTI\_IMR)

- Pending Interrupt Register (EXTI PR)
  - 0: no trigger request occurred, 1: selected trigger request occurred (is cleared by writing '1' to it)

| 31    | 30    | 29    | 28    | 27    | 26    | 25     | 24        | 23     | 22     | 21    | 20    | 19      | 18    | 17    | 16    |
|-------|-------|-------|-------|-------|-------|--------|-----------|--------|--------|-------|-------|---------|-------|-------|-------|
| Res.   | Res.      | Res.   | PR22   | PR21  | Pos   | erved - | PR18  | PR17  | PR16  |
|       |       |       |       |       |       |        |           |        | rc_w1  | rc_w1 | 11050 |         | rc_w1 | rc_w1 | rc_w1 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9      | 8         | 7      | 6      | 5     | 4     | 3       | 2     | 1     | 0     |
| PR15  | PR14  | PR13  | PR12  | PR11  | PR10  | PR9    | PR8       | PR7    | PR6    | PR5   | PR4   | PR3     | PR2   | PR1   | PR0   |
| rc_w1  | rc_w1     | rc_w1  | rc_w1  | rc_w1 | rc_w1 | rc_w1   | rc_w1 | rc_w1 | rc_w1 |
|       |       |       |       |       |       | Micron | rocessors | and Ac | combly |       |       |         |       |       | 11    |

licroprocessors and Assembly

**Edge-Trigger Registers** 

- Rising trigger selection register (EXTI RTSR)
  - 0: rising edge disabled, 1: enabled

|      | Ο.   |      | י פייי | $\sim$ $\sim$ $_{\rm D}$ | CGI  | Jun  | ıca, | <b></b> ` | -114 | $\sim$ | 4        |     |      |      |      |
|------|------|------|--------|--------------------------|------|------|------|-----------|------|--------|----------|-----|------|------|------|
| 31   | 30   | 29   | 28     | 27                       | 26   | 25   | 24   | 23        | 22   | 21     | 20       | 19  | 18   | 17   | 16   |
| Res. | Res. | Res. | Res.   | Res.                     | Res. | Res. | Res. | Res.      | TR22 | TR21   | Reserved |     | TR18 | TR17 | TR16 |
|      |      |      |        |                          |      |      |      |           | rw   | rw     |          |     | rw   | rw   | rw   |
| 15   | 14   | 13   | 12     | 11                       | 10   | 9    | 8    | 7         | 6    | 5      | 4        | 3   | 2    | 1    | 0    |
| TR15 | TR14 | TR13 | TR12   | TR11                     | TR10 | TR9  | TR8  | TR7       | TR6  | TR5    | TR4      | TR3 | TR2  | TR1  | TR0  |
| rw   | rw   | rw   | rw     | rw                       | rw   | rw   | rw   | rw        | rw   | rw     | rw       | rw  | rw   | rw   | rw   |

- Falling trigger selection register (EXTL FTSR)
  - 0: falling edge disabled, 1: enabled

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20       | 19  | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|------|------|------|----------|-----|------|------|------|
| Res. | TR22 | TR21 | Reserved |     | TR18 | TR17 | TR16 |
|      |      |      |      |      |      |      |      |      | rw   | rw   |          |     | rw   | rw   | rw   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4        | 3   | 2    | 1    | 0    |
| TR15 | TR14 | TR13 | TR12 | TR11 | TR10 | TR9  | TR8  | TR7  | TR6  | TR5  | TR4      | TR3 | TR2  | TR1  | TR0  |
| rw       | rw  | rw   | rw   | rw   |

Microprocessors and Assembly

## **NVIC Enable Registers**



Set Enable Register (ISER[1]) for IRQ 32–63



Clear Enable Register (ICER[1]) for IRQ 32–63



Microprocessors and Assembly

13

#### INTERRUPT SERVICE ROUTINE

Microprocessors and Assembly

### After the External Interrupt

- If priority and mask configuration permit, current operation will be suspended and MCU will switch to the handler mode to run the interrupt service routine (ISR).
- · Void only, no return value or arguments
- Keep it short and simple
  - Much easier to debug
  - Improves system response time
- Name the ISR according to CMSIS-CORE system exception names
  - EXTI3 IRQHandler, etc.
  - The linker will load the vector table with this handler rather than the default handler
- Double check the interrupt before start everything is a good idea
- Clear pending interrupts
  - Call NVIC\_ClearPendingIRQ(IRQnum)
- Need to clear the EXTI pending bit as well
- In some cases, there could be multiple causes for a single type of interrupt, the first thing is to identify which is the real cause, then take actions.

Microprocessors and Assembly

15

#### Configure MCU to respond to the interrupt

- Set up GPIO to generate interrupt
- · Set up EXTI line, connect GPIO to EXTI line
- Set up NVIC
- Write the ISR
- Set global interrupt enable
  - Use CMSIS Macro enable irq();
  - This flag does not enable all interrupts; instead, it is an easy way to disable interrupts

Microprocessors and Assembly

## Program Requirements & Design



- Req1: When Switch SW is pressed, ISR will increment count variable
- Req2: Main code will light LEDs according to count value in binary sequence (Blue: 4, Green: 2, Red: 1)
- Req3: Main code will toggle its debug line DBG\_MAIN each time it executes
- Req4: ISR will raise its debug line DBG\_ISR (and lower main's debug line DBG\_MAIN) whenever it is executing

Microprocessors and Assembly

17

### Building a Program – Break into Pieces

- First break into threads, then break thread into steps
  - Main thread:
    - First initialize system
      - initialize switch: configure the port connected to the switches to be input
      - initialize LEDs: configure the ports connected to the LEDs to be outputs
      - initialize interrupts: initialize the interrupt controller
    - · Then repeat
      - Update LEDs based on count
  - Switch Interrupt thread:
    - Update count
- Determine which variables ISRs will share with main thread
  - This is how ISR will send information to main thread
  - Mark these shared variables as volatile (more details ahead)
  - Ensure access to the shared variables is atomic (more details ahead)

Microprocessors and Assembly

#### Where Do the Pieces Go?

- main
  - top level of main thread code
- switches
  - #defines for switch connections
  - declaration of count variable
  - Code to initialize switch and interrupt hardware
  - ISR for switch
- LEDs
  - #defines for LED connections
  - Code to initialize and light LEDs

Microprocessors and Assembly

19

#### **Main Function**

```
int main(void)
{
    Init_LEDs();
    Init_Switch();

    while(1)
        {
            Control_LEDs((count%4)+12);
        }
}
```

Microprocessors and Assembly

## Switch Interrupt Initialization

Microprocessors and Assembly

21

#### **ISR**

```
void EXTI3_IRQHandler(void) {
    //Clear the EXTI pending bits
    EXTI->PR|=(1<<3);
    NVIC_ClearPendingIRQ(EXTI3_IRQn);

    //Make sure the Button is pressed
    if(!(GPIOA->IDR&(1<<3)))
    {
        count++;
    }
}</pre>
```

Microprocessors and Assembly

## **Basic Operation**

- Build program
- Load onto development board
- Start debugger
- Run
- · Press switch, verify LED changes color

Microprocessors and Assembly

23

#### **Examine Saved State in ISR**

- · Set breakpoint in ISR
- Run program
- Press switch, verify debugger stops at breakpoint
- Examine stack and registers

Microprocessors and Assembly





## Return from Interrupt to Main function

• PC = 0x0800\_05D6



Microprocessors and Assembly

27

#### **TIMING ANALYSIS**

Microprocessors and Assembly



#### **Interrupt Response Latency**

- Latency = time delay
- Why do we care?
  - This is overhead which wastes time, and increases as the interrupt rate rises
  - This delays our response to external events, which may or may not be acceptable for the application, such as sampling an analog waveform
- How long does it take?
  - Finish executing the current instruction or abandon it
  - Push various registers on to the stack, fetch vector
    - C<sub>IntResponseOvhd</sub>: Overhead for responding to each interrupt)
  - If we have external memory with wait states, this takes longer

Microprocessors and Assembly

### Maximum Interrupt Rate

- · We can only handle so many interrupts per second
  - F<sub>Max Int</sub>: maximum interrupt frequency
  - F<sub>CPU</sub>: CPU clock frequency
  - C<sub>ISR</sub>: Number of cycles ISR takes to execute
  - C<sub>Overhead:</sub> Number of cycles of overhead for saving state, vectoring, restoring state, etc.
  - $F_{Max\_Int} = F_{CPU} / (C_{ISR+} C_{Overhead})$
  - Note that model applies only when there is one interrupt in the system
- When processor is responding to interrupts, it isn't executing our other code
  - U<sub>Int</sub>: Utilization (fraction of processor time) consumed by interrupt processing
  - U<sub>Int</sub> = 100%\* $F_{Int}$ \* ( $C_{ISR}$ + $C_{Overhead}$ )/ $F_{CPU}$
  - CPU looks like it's running the other code with CPU clock speed of (1-U<sub>Int</sub>)\*F<sub>CPU</sub>

Microprocessors and Assembly

31

## PROGRAM DESIGN WITH INTERRUPTS

Microprocessors and Assembly

### Program Design with Interrupts

- How much work to do in ISR?
- Should ISRs re-enable interrupts?
- How to communicate between ISR and other threads?
  - Data buffering
  - Data integrity and race conditions

Microprocessors and Assembly

33

#### How Much Work Is Done in ISR?

- Trade-off: Faster response for ISR code will delay completion of other code
- In system with multiple ISRs with short deadlines, perform critical work in ISR and buffer partial results for later processing

Microprocessors and Assembly

## Sharing Data Safely between ISRs and other Threads

- Volatile data can be updated outside of the program's immediate control
- Non-atomic shared data can be interrupted partway through read or write, is vulnerable to race conditions.
- STM32F4 GPIO is atomically set or read.

Microprocessors and Assembly

35

#### Volatile Data

- Compilers assume that variables in memory do not change spontaneously, and optimize based on that belief
  - Don't reload a variable from memory if current function hasn't changed it
  - Read variable from memory into register (faster access)
  - Write back to memory at end of the procedure, or before a procedure call, or when compiler runs out of free registers
- This optimization can fail
  - Example: reading from input port, polling for key press
    - while (SW\_0); will read from SW\_0 once and reuse that value
    - Will generate an infinite loop triggered by SW\_0 being true
- · Variables for which it fails
  - Memory-mapped peripheral register register changes on its own
  - Global variables modified by an ISR ISR changes the variable
  - Global variables in a multithreaded application another thread or ISR changes the variable

Microprocessors and Assembly

#### The Volatile Directive

- Need to tell compiler which variables may change outside of its control
  - Use volatile keyword to force compiler to reload these vars from memory for each use

```
volatile unsigned int num_ints;
```

- Pointer to a volatile int

```
volatile int * var; // or
int volatile * var;
```

- Now each C source read of a variable (e.g. status register) will result in an assembly language LDR instruction
- Good explanation in Nigel Jones' "Volatile," Embedded Systems Programming July 2001

Microprocessors and Assembly

37

#### Non-Atomic Shared Data

- Want to keep track of current time and date
- Use 1 Hz interrupt from timer
- System
  - TimerVal structure tracks time and days since some reference event
  - TimerVal's fields are updated by periodic 1 Hz timer ISR

```
void GetDateTime(DateTimeType * DT) {
  DT->day = TimerVal.day;
  DT->hour = TimerVal.hour;
  DT->minute = TimerVal.minute;
  DT->second = TimerVal.second;
}
```

Microprocessors and Assembly

## Example: Checking the Time

- Problem
  - An interrupt at the wrong time will lead to half-updated data in DT
- Failure Case
  - TimerVal is {10, 23, 59, 59} (10<sup>th</sup> day, 23:59:59)
  - Task code calls GetDateTime(), which starts copying the TimerVal fields to DT: day = 10, hour = 23
  - A timer interrupt occurs, which updates TimerVal to {11, 0, 0, 0}
  - GetDateTime() resumes executing, copying the remaining TimerVal fields to DT: minute = 0, second = 0
  - DT now has a time stamp of {10, 23, 0, 0}.
  - The system thinks time just jumped backwards one hour!
- Fundamental problem "race condition"
  - Preemption enables ISR to interrupt other code and possibly overwrite data
  - Must ensure atomic (indivisible) access to the object
    - Native atomic object size depends on processor's instruction set and word size.
    - Is 32 bits for ARM

Microprocessors and Assembly

39

#### **Examining the Problem More Closely**

- Must protect any data object which both
  - (1) requires multiple instructions to read or write (non-atomic access),
     and
  - (2) is potentially written by an ISR
- How many tasks/ISRs can write to the data object?
  - One? Then we have one-way communication
    - Must ensure the data isn't overwritten partway through being read
      - Writer and reader don't interrupt each other
  - More than one?
    - Must ensure the data isn't overwritten partway through being read
      - Writer and reader don't interrupt each other
    - Must ensure the data isn't overwritten partway through being written
      - Writers don't interrupt each other

Microprocessors and Assembly

#### **Definitions**

- Race condition: Anomalous behavior due to unexpected critical dependence on the relative timing of events. Result of example code depends on the relative timing of the read and write operations.
- Critical section: A section of code which creates a possible race condition.
  The code section can only be executed by one process at a time. Some
  synchronization mechanism is required at the entry and exit of the critical
  section to ensure exclusive use. (Exclusive Accesses needed)

Microprocessors and Assembly

41

#### Solution: Briefly Disable Preemption

DT) {

uint32\_t m;

m = get PRIMASK();

DT->day = TimerVal.day;

DT->hour = TimerVal.hour;

DT->minute = TimerVal.minute;

DT->second = TimerVal.second;

disable irq();

set PRIMASK(m);

void GetDateTime(DateTimeType \*

- Prevent preemption within critical section
- If an ISR can write to the shared data object, need to disable interrupts
  - save current interrupt masking state in m
  - disable interrupts
- Restore previous state afterwards (interrupts may have already been disabled for another reason)
- Use CMSIS-CORE to save, control and restore interrupt masking state
- · Avoid if possible
  - Disabling interrupts delays response to all other processing requests
  - Make this time as short as possible (e.g. a few instructions)

Microprocessors and Assembly

## **Summary for Sharing Data**

- In thread/ISR diagram, identify shared data
- Determine which shared data is too large to be handled atomically by default
  - This needs to be protected from preemption (e.g. disable interrupt(s), use an RTOS synchronization mechanism)
- Declare (and initialize) shared variables as volatile in main file (or globals.c)
  - volatile int my\_shared\_var=0;
- Update extern.h to make these variables available to functions in other files
  - volatile extern int my\_shared\_var;
  - #include "extern.h" in every file which uses these shared variables
- When using long (non-atomic) shared data, save, disable and restore interrupt masking status
  - CMSIS-CORE interface: \_\_disable\_irq(), \_\_get\_PRIMASK(), \_\_set\_PRIMASK()

Microprocessors and Assembly